LabWindows/CVI

cancel
Showing results for 
Search instead for 
Did you mean: 

SCTL in fpga

I just wanted to check  how it works with 40Mhz defualt clock in  a single cycle timed loop in labview fpga. I generated a sine wave in sctl which runs with 40Mhz SCTL. I took another SCTL which runs with 80Mhz clock n i upconverted signal by interpolating with factor 2. I just want to know that first loop each sample takes 25ns(40Mhz) and 2nd loop each sample takes 12.5ns(80Mhz). How can i do this?? I am attaching my FPGA target pic..

Thank you...

0 Kudos
Message 1 of 2
(4,135 Views)

Wrong board: the user has reposted to the LabVIEW forum.



Proud to use LW/CVI from 3.1 on.

My contributions to the Developer Community
________________________________________
If I have helped you, why not giving me a kudos?
Message 2 of 2
(4,092 Views)